

## FDS8958A

## **Dual N & P-Channel PowerTrench® MOSFET**

### **General Description**

These dual N- and P-Channel enhancement mode power field effect transistors are produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize on-state ressitance and yet maintain superior switching performance.

These devices are well suited for low voltage and battery powered applications where low in-line power loss and fast switching are required.

#### **Features**

Q1: N-Channel

7.0A, 30V 
$$R_{DS(on)} = 0.028\Omega$$
 @  $V_{GS} = 10V$   $R_{DS(on)} = 0.040\Omega$  @  $V_{GS} = 4.5V$ 

Q2: P-Channel

-5A, -30V 
$$R_{DS(on)} = 0.052\Omega @ V_{GS} = -10V$$
 
$$R_{DS(on)} = 0.080\Omega @ V_{GS} = -4.5V$$

- Fast switching speed
- High power and handling capability in a widely used surface mount package





## Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                              | Q1        | Q2   | Units |   |
|-----------------------------------|----------------------------------------|-----------|------|-------|---|
| V <sub>DSS</sub>                  | Drain-Source Voltage                   | 30        | 30   | V     |   |
| V <sub>GSS</sub>                  | Gate-Source Voltage                    | ±20       | ±20  | V     |   |
| I <sub>D</sub>                    | Drain Current - Continuous             | (Note 1a) | 7    | -5    | Α |
|                                   | - Pulsed                               |           | 20   | -20   |   |
| P <sub>D</sub>                    | Power Dissipation for Dual Operation   | 2         | W    |       |   |
|                                   | Power Dissipation for Single Operation | 1.        |      |       |   |
|                                   |                                        | 1         |      |       |   |
|                                   |                                        | (Note 1c) | 0.   | .9    |   |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Tempera | -55 to    | +150 | °C    |   |

### **Thermal Characteristics**

| R <sub>θJA</sub> | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W |
|------------------|-----------------------------------------|-----------|----|------|
| R <sub>θJC</sub> | Thermal Resistance, Junction-to-Case    | (Note 1)  | 40 | °C/W |

Package Marking and Ordering Information

| Device Marking | Device   | Reel Size | Tape width | Quantity   |  |
|----------------|----------|-----------|------------|------------|--|
| FDS8958A       | FDS8958A | 13"       | 12mm       | 2500 units |  |

| Symbol                                      | Parameter                                         | Test Conditions                                                                                                                                                          | Type     | Min       | Тур            | Max            | Units |
|---------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|----------------|----------------|-------|
| Off Cha                                     | racteristics                                      |                                                                                                                                                                          |          |           |                |                |       |
| BV <sub>DSS</sub>                           | Drain-Source Breakdown<br>Voltage                 | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$<br>$V_{GS} = 0 \text{ V}, I_D = -250 \mu\text{A}$                                                                          | Q1<br>Q2 | 30<br>-30 |                |                | V     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage<br>Temperature Coefficient      | $I_D$ = 250 μA, Referenced to 25°C $I_D$ = -250 μA, Referenced to 25°C                                                                                                   | Q1<br>Q2 |           | 25<br>-22      |                | mV/°C |
| I <sub>DSS</sub>                            | Zero Gate Voltage Drain<br>Current                | $V_{DS} = 24 \text{ V}, V_{GS} = 0 \text{ V}$<br>$V_{DS} = -24 \text{ V}, V_{GS} = 0 \text{ V}$                                                                          | Q1<br>Q2 |           |                | 1<br>-1        | μА    |
| I <sub>GSSF</sub>                           | Gate-Body Leakage, Forward                        | $V_{GS} = 20 \text{ V}, V_{DS} = 0 \text{ V}$                                                                                                                            | All      |           |                | 100            | nA    |
| I <sub>GSSR</sub>                           | Gate-Body Leakage, Reverse                        | V <sub>GS</sub> = -20 V, V <sub>DS</sub> = 0 V                                                                                                                           | All      |           |                | -100           | nA    |
| On Cha                                      | racteristics (Note 2)                             |                                                                                                                                                                          |          |           | •              | •              |       |
| $V_{GS(th)}$                                | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_D = 250 \mu A$<br>$V_{DS} = V_{GS}, I_D = -250 \mu A$                                                                                                | Q1<br>Q2 | 1<br>-1   | 1.6<br>-1.7    | 3<br>-3        | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$      | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25°C $I_D$ = -250 $\mu$ A, Referenced to 25°C                                                                                         | Q1<br>Q2 |           | -4.3<br>4      |                | mV/°C |
| R <sub>DS(on)</sub>                         | Static Drain-Source<br>On-Resistance              | $V_{GS} = 10 \text{ V}, I_D = 7 \text{ A}$<br>$V_{GS} = 10 \text{ V}, I_D = 7 \text{ A}, T_J = 125^{\circ}\text{C}$<br>$V_{GS} = 4.5 \text{ V}, I_D = 6 \text{ A}$       | Q1       |           | 21<br>32<br>27 | 28<br>42<br>40 | mΩ    |
|                                             |                                                   | $V_{GS} = -10 \text{ V}, I_D = -5 \text{ A}$<br>$V_{GS} = -10 \text{ V}, I_D = -5 \text{ A}, T_J = 125^{\circ}\text{C}$<br>$V_{GS} = -4.5 \text{ V}, I_D = -4 \text{ A}$ | Q2       |           | 41<br>58<br>58 | 52<br>78<br>80 |       |
| $I_{D(on)}$                                 | On-State Drain Current                            | $V_{GS} = 10 \text{ V}, V_{DS} = 5 \text{ V}$<br>$V_{GS} = -10 \text{ V}, V_{DS} = -5 \text{ V}$                                                                         | Q1<br>Q2 | 20<br>-20 |                |                | Α     |
| <b>g</b> FS                                 | Forward Transconductance                          | $V_{DS} = 5 \text{ V}, I_D = 7 \text{ A}$<br>$V_{DS} = -5 \text{ V}, I_D = -5 \text{ A}$                                                                                 | Q1<br>Q2 |           | 19<br>11       |                | S     |
| Dynami                                      | c Characteristics                                 |                                                                                                                                                                          |          |           |                |                |       |
| C <sub>iss</sub>                            | Input Capacitance                                 | Q1<br>$V_{DS} = 10 \text{ V}, V_{GS} = 0 \text{ V}, f = 1.0 \text{ MHz}$                                                                                                 | Q1<br>Q2 |           | 789<br>690     |                | pF    |
| Coss                                        | Output Capacitance                                | Q2                                                                                                                                                                       | Q1<br>Q2 |           | 173<br>306     |                | pF    |
| C <sub>rss</sub>                            | Reverse Transfer Capacitance                      | $V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V}, f = 1.0 \text{ MHz}$                                                                                                      | Q1<br>Q2 |           | 66<br>77       |                | pF    |

#### **Electrical Characteristics** (continued) T<sub>A</sub> = 25°C unless otherwise noted **Symbol Parameter Test Conditions Type** Min Typ Max Units Switching Characteristics (Note 2) $t_{\text{d(on)}} \\$ Turn-On Delay Time Q1 Q1 2.2 4.4 ns $V_{DD} = 10 \text{ V}, I_D = 1 \text{ A},$ Q2 6.7 13.4 t<sub>r</sub> Turn-On Rise Time $V_{GS} = 10V, R_{GEN} = 6 \Omega$ Q1 7.5 15 ns Q2 9.7 19.4 Turn-Off Delay Time Q1 11.8 21.3 ns $t_{d(off)}$ $V_{DD} = -10 \text{ V}, I_{D} = -1 \text{ A},$ Q2 19.8 35.6 $t_{\rm f}$ Turn-Off Fall Time $V_{GS} = -10V, R_{GEN} = 6 \Omega$ Q1 3.7 7.4 ns Q2 12.3 22.2 Qa Total Gate Charge Q1 16 26 nC $V_{DS} = 15 \text{ V}, I_{D} = 7 \text{ A}, V_{GS} = 10 \text{ V}$ Q2 14 23 Q<sub>gs</sub> 2.5 Gate-Source Charge Q1 nC Q2 Q2 2.4 $V_{DS} = -15 \text{ V}, I_{D} = -5 \text{ A}, V_{GS} = -10 \text{ V}$ $Q_{gd}$ Gate-Drain Charge Q1 2.6 nC Q2 4.8 **Drain-Source Diode Characteristics and Maximum Ratings** Maximum Continuous Drain-Source Diode Forward Current Q1 1.3 Α Q2 -1.3 $V_{SD}$ Drain-Source Diode Forward $V_{GS} = 0 \text{ V}, I_S = 1.3 \text{ A}$ Q1 0.74 1.2 V (Note 2) -1.2 Voltage $V_{GS} = 0 \text{ V}, I_{S} = -1.3 \text{ A}$ Q2 -0.76 (Note 2)

#### Notes:

<sup>1.</sup> R<sub>8JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>8JC</sub> is guaranteed by design while R<sub>8CA</sub> is determined by the user's board design.



a) 78°/W when mounted on a 0.5 in² pad of 2 oz copper



b) 125°/W when mounted on a .02 in<sup>2</sup> pad of 2 oz copper



c) 135°/W when mounted on a minimum pad.

Scale 1:1 on letter size paper

2. Pulse Test: Pulse Width  $< 300 \mu s$ , Duty Cycle < 2.0%

## **Typical Characteristics: Q1**



2.4

QUANTITIES STATE

QUANTITIES

QUANTIT

Figure 1. On-Region Characteristics.

Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.





Figure 3. On-Resistance Variation with Temperature.

Figure 4. On-Resistance Variation with Gate-to-Source Voltage.





Figure 5. Transfer Characteristics.

Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

## **Typical Characteristics: Q1**





Figure 7. Gate Charge Characteristics.







Figure 9. Maximum Safe Operating Area.

Figure 10. Single Pulse Maximum Power Dissipation.

## **Typical Characteristics Q2**



Figure 11. On-Region Characteristics.



Figure 13. On-Resistance Variation with Temperature.



Figure 15. Transfer Characteristics.



Figure 12. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 14. On-Resistance Variation with Gate-to-Source Voltage.



Figure 16. Body Diode Forward Voltage Variation with Source Current and Temperature.

## Typical Characteristics Q2





Figure 17. Gate Charge Characteristics.



Figure 18. Capacitance Characteristics.



Figure 19. Maximum Safe Operating Area.





Figure 21. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design.

## **SOIC-8 Tape and Reel Data**



### SOIC(8lds) Packaging Configuration: Figure 1.0



#### Packaging Description:

SOIC-8 parts are shipped in tape. The carrier tape is made from a dissipative (carbon filled) polycarbonate resin. The cover tape is a multilayer film (Heat Activated Adhesive in nature) primarily composed of polyester film, adhesive layer, sealant, and anti-static sprayed agent. These reeled parts in standard option are shipped with 2,500 units per 13° or 330cm diameter reel. The relea are dark blue in color and is made of polystyrene plastic (anti-static coated). Other option comes in 500 units per 7° or 177cm diameter reel. This and some other options are further described in the Packaging Information table.

These full reels are individually barcode labeled and placed inside a standard intermediate box (illustrated in figure 1.0) made of recyclable corrugated brown paper. One box contains two reels maximum. And these boxes are placed inside a barcode labeled shipping box which comes in different sizes depending on the number of parts shipped.





Standard no flow code) **Packaging Option** L86Z F011 D84Z Rail/Tube TNR TNR Packaging type TNR Qty per Reel/Tube/Bag 2.500 95 4.000 500 Reel Size 13" Dia 13" Dia 7" Dia Box Dimension (mm) 343x64x343 530x130x83 343x64x343 184x187x47 Max qty per Box 5,000 30,000 8,000 1,000 Weight per unit (gm) 0.0774 0.0774 0.0774 0.0774

SOIC (8lds) Packaging Information

Customized Label

0.1182 Weight per Reel (kg) 0.6060 0.9696 Note/Comments

## **SOIC-8 Unit Orientation**

# F63TNR Label sample LOT: CBVK741B019

111111111111 D/C1: D9842 D/C2: SPEC REV: CPN: (F63TNR)3

## 343mm x 342mm x 64mm Standard Intermediate box **ESD Label** F63TNI F63TN Label

#### SOIC(8lds) Tape Leader and Trailer Configuration: Figure 2.0





## SOIC(8lds) Embossed Carrier Tape





|                      | Dimensions are in millimeter |                 |                |                 |                 |                 |              |                 |               |               |                |                       |               |                 |
|----------------------|------------------------------|-----------------|----------------|-----------------|-----------------|-----------------|--------------|-----------------|---------------|---------------|----------------|-----------------------|---------------|-----------------|
| Pkg type             | Α0                           | В0              | w              | D0              | D1              | E1              | E2           | F               | P1            | P0            | K0             | т                     | Wc            | Тс              |
| SOIC(8lds)<br>(12mm) | 6.50<br>+/-0.10              | 5.30<br>+/-0.10 | 12.0<br>+/-0.3 | 1.55<br>+/-0.05 | 1.60<br>+/-0.10 | 1.75<br>+/-0.10 | 10.25<br>min | 5.50<br>+/-0.05 | 8.0<br>+/-0.1 | 4.0<br>+/-0.1 | 2.1<br>+/-0.10 | 0.450<br>+/-<br>0.150 | 9.2<br>+/-0.3 | 0.06<br>+/-0.02 |

Notes: A0, B0, and K0 dimensions are determined with respect to the EIA/Jedec RS-481 rotational and lateral movement requirements (see sketches A, B, and C).



Sketch A (Side or Front Sectional View)
Component Rotation



Sketch B (Top View)

Component Rotation



Sketch C (Top View)

Component lateral movement

### SOIC(8lds) Reel Configuration: Figure 4.0



| Dimensions are in inches and millimeters |                |               |              |                                   |               |             |                                  |               |                              |
|------------------------------------------|----------------|---------------|--------------|-----------------------------------|---------------|-------------|----------------------------------|---------------|------------------------------|
| Tape Size                                | Reel<br>Option | Dim A         | Dim B        | Dim C                             | Dim D         | Dim N       | Dim W1                           | Dim W2        | Dim W3 (LSL-USL)             |
| 12mm                                     | 7" Dia         | 7.00<br>177.8 | 0.059<br>1.5 | 512 +0.020/-0.008<br>13 +0.5/-0.2 | 0.795<br>20.2 | 2.165<br>55 | 0.488 +0.078/-0.000<br>12.4 +2/0 | 0.724<br>18.4 | 0.469 - 0.606<br>11.9 - 15.4 |
| 12mm                                     | 13" Dia        | 13.00<br>330  | 0.059<br>1.5 | 512 +0.020/-0.008<br>13 +0.5/-0.2 | 0.795<br>20.2 | 7.00<br>178 | 0.488 +0.078/-0.000<br>12.4 +2/0 | 0.724<br>18.4 | 0.469 - 0.606<br>11.9 - 15.4 |

## **SOIC-8 Package Dimensions**



## SOIC-8 (FS PKG Code S1)





Scale 1:1 on letter size paper
Dimensions shown below are in:
inches [millimeters]

Part Weight per unit (gram): 0.0774



#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

 $ACEx^{TM}$ FASTr™ PowerTrench® SyncFET™ Bottomless™ QFET™ TinyLogic™ GlobalOptoisolator™ QSTM UHC™ CoolFET™ GTO™ **VCX**<sup>TM</sup>  $CROSSVOLT^{TM}$ QT Optoelectronics™ HiSeC™

DOME™ ISOPLANAR™ Quiet Series™

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |